Pinned Loading
-
FPGA_CDR_core
FPGA_CDR_core PublicFPGA implementation of a CDR targeting a Xilinx Kintex-7 for data rates up to 250 MHz
-
bigbanger
bigbanger PublicAn ESP32-based Bluetooth-enabled scaling device for climbing training compliant with the Tindeq Progressor API
Python
Something went wrong, please refresh the page to try again.
If the problem persists, check the GitHub status page or contact support.
If the problem persists, check the GitHub status page or contact support.